Minecraft Adventures B2G1 Free

Special Offers see all

Enter to WIN a $100 Credit

Subscribe to PowellsBooks.news
for a chance to win.
Privacy Policy

Visit our stores

    Recently Viewed clear list

    Original Essays | Yesterday, 11:39am

    Sara Jaffe: IMG Summer Friction

    I was crying or almost crying for most of Fun Home: The Musical — I already loved Alison Bechdel's graphic novel, and I've always been a... Continue »
    1. $10.47 Sale Trade Paper add to wish list


      Sara Jaffe 9781941040133

Qualifying orders ship free.
New Trade Paper
Ships in 1 to 3 days
Add to Wishlist
available for shipping or prepaid pickup only
Available for In-store Pickup
in 7 to 12 days
Qty Store Section
2 Remote Warehouse Electricity- General Electronics

Verilog Hdl


Verilog Hdl Cover


Synopses & Reviews

Publisher Comments:

VERILOG HDL, Second Edition by Samir Palnitkar With a Foreword by Prabhu Goel

Written forboth experienced and new users, this book gives you broad coverage of VerilogHDL. The book stresses the practical design and verification perspective ofVerilog rather than emphasizing only the language aspects. The informationpresented is fully compliant with the IEEE 1364-2001 Verilog HDL standard.

Among its many features, this edition–

  • Describes state-of-the-art verification methodologies

  • Provides full coverage of gate, dataflow (RTL), behavioral and switch modeling

  • Introduces you to the Programming Language Interface (PLI)

  • Describes logic synthesis methodologies

  • Explains timing and delay simulation

  • Discusses user-defined primitives

  • Offers many practical modeling tips

Includes over 300 illustrations, examples, and exercises, and a Verilog resource list.Learning objectives and summaries are provided for each chapter. About the CD-ROM

The CD-ROM contains a Verilog simulator with agraphical user interface and the source code for the examples in the book.

Whatpeople are saying about Verilog HDL

“Mr.Palnitkar illustrates how and why Verilog HDL is used to develop today’smost complex digital designs. This book is valuable to both the novice and theexperienced Verilog user. I highly recommend it to anyone exploring Verilogbased design."

–RajeevMadhavan, Chairman and CEO, Magma Design Automation

“Thisbook is unique in its breadth of information on Verilog and Verilog-relatedtopics. It is fully compliant with the IEEE 1364-2001 standard, contains allthe information that you need on the basics, and devotes several chapters toadvanced topics such as verification, PLI, synthesis and modelingtechniques.”

–MichaelMcNamara, Chair, IEEE 1364-2001 Verilog Standards Organization

Thishas been my favorite Verilog book since I picked it up in college. It is theonly book that covers practical Verilog. A must have for beginners andexperts.”

–BerendOzceri, Design Engineer, Cisco Systems, Inc.

“Simple,logical and well-organized material with plenty of illustrations, makes this anideal textbook.”

–Arun K. Somani, Jerry R. Junkins Chair Professor,Department of Electrical and Computer Engineering, Iowa State University, Ames


Professional Technical Reference

Upper Saddle River, NJ 07458


About the Author

About the Author

Samir Palnitkar is a recognized authority on Verilog HDL, modeling, verification, logic synthesis, and EDA-based methodologies in digital design. He has worked extensively with design and verification on various successful microprocessor, ASIC, and system projects. He was the lead developer of the Verilog framework for the shared memory, cache coherent, multiprocessor architecture, popularly known as the UltraSPARCTM Port Architecture, defined for Sun's next generation UltraSPARC-based desktop systems. Besides the UltraSPARC CPU, he has worked on a number of diverse design and verification projects at leading companies including Cisco, Philips, Mitsubishi, Motorola, National, Advanced Micro Devices, and Standard Microsystems.

Table of Contents

(NOTE: Each chapter concludes with a Summary and Exercises.)

About the Author.





1. Overview of Digital Design with Verilog HDL.

Evolution of Computer-Aided Digital Design. Emergence of HDLs. Typical Design Flow. Importance of HDLs. Popularity of Verilog HDL. Trends in HDLs.

2. Hierarchical Modeling Concepts.

Design Methodologies. 4-bit Ripple Carry Counter. Modules. Instances. Components of a Simulation. Example.

3. Basic Concepts.

Lexical Conventions. Data Types. System Tasks and Compiler Directives.

4. Modules and Ports.

Modules. Ports. Hierarchical Names.

5. Gate-Level Modeling.

Gate Types. Gate Delays.

6. Dataflow Modeling.

Continuous Assignments. Delays. Expressions, Operators, and Operands. Operator Types. Examples.

7. Behavioral Modeling.

Structured Procedures. Procedural Assignments. Timing Controls. Conditional Statements. Multiway Branching. Loops. Sequential and Parallel Blocks. Generate Blocks. Examples.

8. Tasks and Functions.

Difference between Tasks and Functions. Tasks. Functions.

9. Useful Modeling Techniques.

Procedural Continuous Assignments. Overriding Parameters. Conditional Compilation and Execution. Time Scales. Useful System Tasks.


10. Timing and Delays.

Types of Delay Models. Path Delay Modeling. Timing Checks. Delay Back-Annotation.

11. Switch Level Modeling.

Switching-Modeling Elements. Examples.

12. User-Defined Primitives.

UDP basics. Combinational UDPs. Sequential UDPs. UDP Table Shorthand Symbols. Guidelines for UDP Design.

13. Programming Language Interface.

Uses of PLI. Linking and Invocation of PLI Tasks. Internal Data Representation. PLI Library Routines.

14. Logic Synthesis with Verilog HDL.

What Is Logic Synthesis? Impact of Logic Synthesis. Verilog HDL Synthesis. Synthesis Design Flow. Verification of the Gate-Level Netlist. Modeling Tips for Logic Synthesis. Example of Sequential Circuit Synthesis.

15. Advanced Verification Techniques.

Traditional Verification Flow. Assertion Checking. Formal Verification.


Appendix A. Strength Modeling and Advanced Net Definitions.

Strength Levels. Signal Contention. Advanced Net Types.

Appendix B. List of PLI Routines.

Conventions. Access Routines. Utility (tf_) Routines.

Appendix C. List of Keywords, System Tasks and Compiler Directives.

Keywords. System Tasks and Functions. Compiler Directives.

Appendix D. Formal Syntax Definition.

Source Text. Declarations. Primitive Instances. Module and Generated Instantiation. UDP Declaration and Instantiation. Behavioral Statements. Specify Section. Expressions. General.

Appendix E. Verilog Tidbits.

Appendix F. Verilog Examples.

Synthesizable FIFO Model. Behavioral DRAW Model.



Product Details

Palnitkar, Samir
Prentice Hall
Electronics - General
Electricity-General Electronics
Edition Description:
Trade paper
Publication Date:
9.4 x 7 x 1.2 in 762 gr

Related Subjects

Science and Mathematics » Electricity » Applied Electronics
Science and Mathematics » Electricity » General Electronics
Science and Mathematics » Electricity » VHDL

Verilog Hdl New Trade Paper
0 stars - 0 reviews
$126.25 In Stock
Product details 496 pages Prentice Hall - English 9780132599702 Reviews:
  • back to top


Powell's City of Books is an independent bookstore in Portland, Oregon, that fills a whole city block with more than a million new, used, and out of print books. Shop those shelves — plus literally millions more books, DVDs, and gifts — here at Powells.com.